

## 10-bit 1-channel 1 - 100 MSPS current DAC

## **OVERVIEW**

090TSMC\_DAC\_01 is based on current steering architecture, which provides high-speed conversion rate and good dynamic performance. DAC consists of four principal blocks: adjustable bias, control logic, current source array and current output switches. DAC requires 1V digital supply, 1.8V digital and analog supply, and digital and analog ground to work properly.

The DAC provides differential current outputs to support single ended or differential configurations. The output



currents can be used to drive directly two external resistive loads to obtain two complementary single-ended output voltages, or can be used to drive an external transformer (or amplifier) to obtain a single-ended output voltage. The DAC uses a segmented thermometer decoded current steering architecture, with 8 thermometers and 2 binary bits to achieve simultaneously high update rate and good dynamic characteristics. External voltage reference is used to set the full-scale current of the DAC and operating points of subcircuits.

IP technology: TSMC CMOS 90nm. IP status: silicon proven. Area: 0.0984mm<sup>2</sup>.

| ELECTRICAL | CHARACTERISTICS |
|------------|-----------------|
|            |                 |
|            |                 |

| Demonster                         | Symbol                     | Conditions                                  |                 | Value |                    |       |
|-----------------------------------|----------------------------|---------------------------------------------|-----------------|-------|--------------------|-------|
| Parameter                         |                            |                                             | min             | typ.  | max                | Units |
| Analog and digital supply voltage | Vavdd18                    | -                                           | 1.7             | 1.8   | 1.9                | V     |
| Analog and digital supply voltage | V <sub>dvdd1</sub>         | -                                           | 0.9             | 1.0   | 1.1                | V     |
| Operating temperature range       | Tj                         | -                                           | -40             | 27    | +125               | °C    |
| Resolution                        | N                          | -                                           | -               | 10    | -                  | bit   |
| Spurious-free dynamic range       | SFDR                       | Measured in Nyquist band<br>Fin<=25MHz      | 60              | 60    | 66                 | dB    |
| Sampling rate                     | Fs                         | -                                           | 1               | -     | 100                | MSPS  |
| Differential nonlinearity         | DNL                        | -                                           | -               | ±1    | -                  | LSB   |
| Integral nonlinearity             | INL                        | -                                           | -               | ±1    | -                  | LSB   |
| Output our                        | Iout                       | Minimal gain                                | -               | 1.50  | -                  | mA    |
| Output current                    |                            | Maximal gain                                | -               | 18.50 | -                  |       |
| Load resistor                     | R <sub>load</sub>          | -                                           | -               | 25    | -                  | Ohm   |
| Reference voltage                 | V <sub>ref</sub>           | -                                           | -               | 1.2   | -                  | V     |
| Output compliance range           | V <sub>out_compl</sub>     | -                                           | 1               | -     | 2                  | V     |
| Clock duty cycle                  | DC <sub>clk</sub>          | -                                           | 45              | 50    | 55                 | %     |
| Startup time                      | T <sub>start</sub>         | From En = "0" to En = "1",<br>Bias+DAC core | -               | 3     | -                  | us    |
| Setup time                        | T <sub>st</sub>            | -                                           | -               | 0.5   | -                  | ns    |
| Hold time                         | T <sub>h</sub>             | -                                           | -               | 0.5   | -                  | ns    |
| D                                 | $\mathbf{P}_{\text{diss}}$ | Minimal gain                                | -               | 3.1   | -                  | mW    |
| Power consumption                 |                            | Maximal gain                                | -               | 35.5  | -                  |       |
| DAC                               | P <sub>DAC_core</sub>      | Minimal gain                                | -               | 2.7   | -                  | mW    |
| DAC core power consumption        |                            | Maximal gain                                | -               | 33.3  | -                  |       |
| Standby current                   | I <sub>sb</sub>            | -                                           | -               | 10    | -                  | uA    |
| Input high-logic level            | V <sub>IH</sub>            | -                                           | $0.7*V_{dvdd1}$ | -     | V <sub>dvdd1</sub> | V     |
| Input low-logic level             | V <sub>IL</sub>            | -                                           | 0               | -     | $0.3*V_{dvdd1}$    | v     |